# **MIPS Reference Sheet**

## **INSTRUCTIONS (SUBSET)**

| Ι. |                                    | _     |                     |                                                                  |
|----|------------------------------------|-------|---------------------|------------------------------------------------------------------|
|    | ame (format, op, funct)            | Synta |                     | Operation                                                        |
|    | ld (R,0,32)                        |       | rd,rs,rt            | reg(rd) := reg(rs) + reg(rt);                                    |
| 1  | ld immediate (I,8,na)              |       | rt,rs,imm           | reg(rt) := reg(rs) + signext(imm);                               |
|    | ld immediate unsigned (I,9,na)     |       |                     | reg(rt) := reg(rs) + signext(imm);                               |
|    | ld unsigned (R,0,33)               |       | rd,rs,rt            | reg(rd) := reg(rs) + reg(rt);                                    |
|    | nd (R,0,36)                        | and   | rd,rs,rt            | reg(rd) := reg(rs) & reg(rt);                                    |
|    | nd immediate (I,12,na)             | andi  | rt,rs,imm           | reg(rt) := reg(rs) & zeroext(imm);                               |
| br | anch on equal (I,4,na)             | beq   | rs,rt,label         | if reg(rs) == reg(rt) then PC = BTA else NOP;                    |
|    | anch on not equal (1,5,na)         | bne   | ${\tt rs,rt,label}$ | 0( )                                                             |
| ju | mp and link register (R,0,9)       | jalr  | rs                  | \$ra := PC + 4; PC := reg(rs);                                   |
| ju | mp register (R,0,8)                | jr    | rs                  | PC := reg(rs);                                                   |
| ju | mp (J,2,na)                        | j     | label               | PC := JTA;                                                       |
| ju | mp and link (J,3,na)               | jal   | label               | \$ra := PC + 4; PC := JTA;                                       |
| lo | ad byte (I,32,na)                  | 1b    | rt,imm(rs)          | reg(rt) := signext(mem[reg(rs) + signext(imm)] <sub>7:0</sub> ); |
| lo | ad byte unsigned (1,36,na)         | lbu   | rt,imm(rs)          | reg(rt) := zeroext(mem[reg(rs) + signext(imm)] <sub>7:0</sub> ); |
| lo | ad upper immediate (I,15,na)       | lui   | rt,imm              | reg(rt) := concat(imm, 16 bits of 0);                            |
| lo | ad word (I,35,na)                  | lw    | rt,imm(rs)          | reg(rt) := mem[reg(rs) + signext(imm)];                          |
| m  | ultiply, 32-bit result (R,28,2)    | mul   | rd,rs,rt            | reg(rd) := reg(rs) * reg(rt);                                    |
| no | or (R,0,39)                        | nor   | rd,rs,rt            | reg(rd) := not(reg(rs)   reg(rt));                               |
| or | (R,0,37)                           | or    | rd,rs,rt            | reg(rd) := reg(rs)   reg(rt);                                    |
| or | immediate (I,13,na)                | ori   | rt,rs,imm           | reg(rt) := reg(rs)   zeroext(imm);                               |
| se | t less than (R,0,42)               | slt   | rd,rs,rt            | reg(rd) := if reg(rs) < reg(rt) then 1 else 0;                   |
| se | t less than unsigned (R,0,43)      | sltu  | rd,rs,rt            | reg(rd) := if reg(rs) < reg(rt) then 1 else 0;                   |
| se | t less than immediate (I,10,na)    | slti  | rt,rs,imm           | reg(rt) := if reg(rs) < signext(imm) then 1 else 0;              |
| se | t less than immediate              | slti  | rt,rs,imm           | reg(rt) := if reg(rs) < signext(imm) then 1 else 0;              |
|    | unsigned (I,11,na)                 |       |                     | (inequality < compares using unsigned values)                    |
| sh | ift left logical (R,0,0)           | sll   | rd, rt, shamt       | reg(rd) := reg(rt) << shamt;                                     |
| sh | ift left logical variable (R,0,4)  | sllv  | rd,rt,rs            | reg(rd) := reg(rt) << reg(rs4:0);                                |
| sh | ift right arithmetic (R,0,3)       | sra   | rd,rt,shamt         | reg(rd) := reg(rt) >>> shamt;                                    |
| sh | ift right logical (R,0,2)          | srl   | rd,rt,shamt         | reg(rd) := reg(rt) >> shamt;                                     |
| sh | ift right logical variable (R,0,6) | srlv  | rd,rt,rs            | $reg(rd) := reg(rt) >> reg(rs_{4:0});$                           |
| st | ore byte (I,40,na)                 | sb    | rt,imm(rs)          | $mem[reg(rs) + signext(imm)]_{7:0} := reg(rt)_{7:0}$             |
| st | ore word (I,43,na)                 | sw    | rt,imm(rs)          | mem[reg(rs) + signext(imm)] := reg(rt);                          |
| su | btract (R,0,34)                    | sub   | rd,rs,rt            | reg(rd) := reg(rs) - reg(rt);                                    |
| su | btract unsigned (R,0,35)           | subu  | rd,rs,rt            | reg(rd) := reg(rs) - reg(rt);                                    |
| xc | or (R,0,38)                        | xor   | rd,rs,rt            | reg(rd) := reg(rs) ^ reg(rt);                                    |
| xc | or immediate (I,14,na)             | xori  | rt,rs,imm           | reg(rt) := rerg(rs) ^ zeroext(imm);                              |
|    | • • • •                            |       |                     |                                                                  |

## **PSEUDO INSTRUCTIONS (SUBSET)**

| Name                    |      | Example         |      | <b>Equivalent Basic Instructions</b>       |  |
|-------------------------|------|-----------------|------|--------------------------------------------|--|
| load address            | la   | \$t0,label      | lui  | \$at,hi-bits-of-address                    |  |
|                         |      |                 | ori  | <pre>\$t0,\$at,lower-bits-of-address</pre> |  |
| load immediate          | li   | \$t0,0xabcd1234 | lui  | \$at,0xabcd                                |  |
|                         |      |                 | ori  | \$t0,\$at,0x1234                           |  |
| branch if less or equal | ble  | \$t0,\$t1,label | slt  | \$at,\$t1,\$t0                             |  |
|                         |      |                 | beq  | <pre>\$at,\$zero,label</pre>               |  |
| move                    | move | \$t0,\$t1       | addi | \$t0,\$t1,\$zero                           |  |
| no operation            | nop  |                 | sll  | \$zero,\$zero,0                            |  |

# **ASSEMBLER DIRECTIVES (SUBSET)**

| data section    |             | .data   |           |
|-----------------|-------------|---------|-----------|
| ASCII string de | eclaration  | .ascii  | "a string |
| word alignme    | nt          | .align  | 2         |
| word value de   | eclaration  | .word   | 99        |
| byte value de   | claration   | .byte   | 7         |
| global declara  | ition       | .global | foo       |
| allocate X byte | es of space | .space  | x         |
| code section    |             | .text   |           |
|                 |             |         |           |

#### **INSTRUCTION FORMAT**



## **REGISTERS**

| Name        | Number | Description      |
|-------------|--------|------------------|
| \$0, \$zero | 0      | constant value 0 |
| \$at        | 1      | assembler temp   |
| \$v0        | 2      | function return  |
| \$v1        | 3      | function return  |
| \$a0        | 4      | argument         |
| \$a1        | 5      | argument         |
| \$a2        | 6      | argument         |
| \$a3        | 7      | argument         |
| \$t0        | 8      | temporary value  |
| \$t1        | 9      | temporary value  |
| \$t2        | 10     | temporary value  |
| \$t3        | 11     | temporary value  |
| \$t4        | 12     | temporary value  |
| \$t5        | 13     | temporary value  |
| \$t6        | 14     | temporary value  |
| \$t7        | 15     | temporary value  |
| \$s0        | 16     | saved temporary  |
| \$s1        | 17     | saved temporary  |
| \$s2        | 18     | saved temporary  |
| \$s3        | 19     | saved temporary  |
| \$s4        | 20     | saved temporary  |
| \$s5        | 21     | saved temporary  |
| \$s6        | 22     | saved temporary  |
| \$s7        | 23     | saved temporary  |
| \$t8        | 24     | temporary value  |
| \$t9        | 25     | temporary value  |
| \$k0        | 26     | reserved for OS  |
| \$k1        | 27     | reserved for OS  |
| \$gp        | 28     | global pointer   |
| \$sp        | 29     | stack pointer    |
| \$fp        | 30     | frame pointer    |
| \$ra        | 31     | return address   |

#### Definitions

- Jump to target address: JTA = concat((PC + 4)<sub>31:28</sub>, address(label), 00<sub>2</sub>)
- Branch target address:BTA = PC + 4 + signext(imm) \* 4

#### Clarifications

- All numbers are given in decimal form (base 10).
- Function signext(x) returns a 32-bit sign extended value of x in two's complement form.
- Function zeroext(x) returns a 32-bit value, where zero are added to the most significant side of x.
- Function concat(x, y, ..., z) concatenates the bits of expressions x, y, ..., z.
- Subscripts, for instance X<sub>8:2</sub>, means that bits with index 8 to 2 are spliced out of the integer X.
- Function address(x) means the address of label x.
- NOP and na mean "no operation" and "not applicable", respectively.
- shamt is an abbreviation for "shift amount", i.e. how many bits that should be shifted.
- addu and addiu are misnamed unsigned because an add operation handles both signed and unsigned numbers in the same way. The term unsigned is actually used to describe that the instruction does not throw overflow exceptions.